Publicado en 3C Tecnología. Edición Especial/Special Issue – Noviembre/November 2021
Autores
Resumen
The designs of memristive circuits become more demanding since the evaluation of miniaturized models are rapidly increasing every year. Here a novel Memristive Digital Phase locked loop circuit is evaluated. In the existing research works it is found that design of analog domain memristor creates enormous noise and limitations. In the Proposed system, Design of MEMS activated DPLL is evaluated. Digital PLL plays a major role in high-speed communication platforms. The benefits of PLL like jitter free clock generation, stabilized regulation and less resilient is improved even more in MEMS controlled DPLL we call as MEMPLL. In the proposed system an adaptive DPLL vary with respect to Memristor is developed here. The evaluation of memristor emerging in the field of large memory architecture and complex tuning. The advantage of storing the N info at the memristor can vary the development circuits in a reconfigurable manner. Here, the parameters are compared by DCO and ADC method and the power is achieved by 3.0 mw.
Artículo
Palabras clave
Memristor, DPLL, Reconfigurable Design, Low power RTL, Clock gating.Articulos relacionados
- Improved result of TSV and Slew aware 3D Gated Clock Tree Synthesis using charge recycling configuration
- Hybrid technique for improving underwater image
- An efficient Hybrid Active Power Filter (H-APF) for harmonic mitigation using compensation techniques
- IoT based vital signs monitoring system for human beings
- ADHAAR: A reliable Data Hiding techniques with (NNP2) Algorithmic Approach using X-ray images
- Identification of drivers drowsiness based on features extracted from EEG signal using SVM classifier
- A compact ultra-wide band patch antenna using defected ground structure
- Energy efficient design of EHF-5G antennas with enhanced bandwidth for navigation satellite applications
- Encrypted fusion of face and iris biometrics
- Assessment and measurement of vital signs of human beings using IoT architecture